Chiudi

Aggiungi l'articolo in

Chiudi
Aggiunto

L’articolo è stato aggiunto alla lista dei desideri

Chiudi

Crea nuova lista

Offerta imperdibile
Digital Timing Macromodeling for VLSI Design Verification - Jeong-Taek Kong,David V. Overhauser - cover
Digital Timing Macromodeling for VLSI Design Verification - Jeong-Taek Kong,David V. Overhauser - cover
Dati e Statistiche
Wishlist Salvato in 0 liste dei desideri
Digital Timing Macromodeling for VLSI Design Verification
Attualmente non disponibile
148,04 €
-6% 157,49 €
148,04 € 157,49 € -6%
Attualmente non disp.
Chiudi

Altre offerte vendute e spedite dai nostri venditori

Altri venditori
Prezzo e spese di spedizione
ibs
Spedizione Gratis
-6% 157,49 € 148,04 €
Altri venditori
Prezzo e spese di spedizione
ibs
Spedizione Gratis
-6% 157,49 € 148,04 €
Altri venditori
Prezzo e spese di spedizione
Chiudi
ibs
Chiudi

Tutti i formati ed edizioni

Chiudi
Digital Timing Macromodeling for VLSI Design Verification - Jeong-Taek Kong,David V. Overhauser - cover
Chiudi

Promo attive (0)

Descrizione


Digital Timing Macromodeling for VLSI Design Verification first of all provides an extensive history of the development of simulation techniques. It presents detailed discussion of the various techniques implemented in circuit, timing, fast-timing, switch-level timing, switch-level, and gate-level simulation. It also discusses mixed-mode simulation and interconnection analysis methods. The review in Chapter 2 gives an understanding of the advantages and disadvantages of the many techniques applied in modern digital macromodels. The book also presents a wide variety of techniques for performing nonlinear macromodeling of digital MOS subcircuits which address a large number of shortcomings in existing digital MOS macromodels. Specifically, the techniques address the device model detail, transistor coupling capacitance, effective channel length modulation, series transistor reduction, effective transconductance, input terminal dependence, gate parasitic capacitance, the body effect, the impact of parasitic RC-interconnects, and the effect of transmission gates. The techniques address major sources of errors in existing macromodeling techniques, which must be addressed if macromodeling is to be accepted in commercial CAD tools by chip designers. The techniques presented in Chapters 4-6 can be implemented in other macromodels, and are demonstrated using the macromodel presented in Chapter 3. The new techniques are validated over an extremely wide range of operating conditions: much wider than has been presented for previous macromodels, thus demonstrating the wide range of applicability of these techniques.
Leggi di più Leggi di meno

Dettagli

The Springer International Series in Engineering and Computer Science
1995
Hardback
265 p.
Testo in English
235 x 155 mm
1300 gr.
9780792395805
Chiudi
Aggiunto

L'articolo è stato aggiunto al carrello

Chiudi

Aggiungi l'articolo in

Chiudi
Aggiunto

L’articolo è stato aggiunto alla lista dei desideri

Chiudi

Crea nuova lista

Chiudi

Chiudi

Siamo spiacenti si è verificato un errore imprevisto, la preghiamo di riprovare.

Chiudi

Verrai avvisato via email sulle novità di Nome Autore