Chiudi

Aggiungi l'articolo in

Chiudi
Aggiunto

L’articolo è stato aggiunto alla lista dei desideri

Chiudi

Crea nuova lista

Offerta imperdibile
Networks-on-Chips: Theory and Practice - cover
Networks-on-Chips: Theory and Practice - cover
Dati e Statistiche
Wishlist Salvato in 0 liste dei desideri
Networks-on-Chips: Theory and Practice
Disponibilità in 4/5 settimane
176,65 €
-7% 189,95 €
176,65 € 189,95 € -7%
Disp. in 4/5 settimane
Chiudi

Altre offerte vendute e spedite dai nostri venditori

Altri venditori
Prezzo e spese di spedizione
ibs
Spedizione Gratis
-7% 189,95 € 176,65 €
Vai alla scheda completa
Altri venditori
Prezzo e spese di spedizione
ibs
Spedizione Gratis
-7% 189,95 € 176,65 €
Vai alla scheda completa
Altri venditori
Prezzo e spese di spedizione
Chiudi
ibs
Chiudi

Tutti i formati ed edizioni

Chiudi
Networks-on-Chips: Theory and Practice - cover
Chiudi

Promo attive (0)

Descrizione


The implementation of networks-on-chip (NoC) technology in VLSI integration presents a variety of unique challenges. To deal with specific design solutions and research hurdles related to intra-chip data exchange, engineers are challenged to invoke a wide range of disciplines and specializations while maintaining a focused approach. Leading Researchers Present Cutting-Edge Designs Tools Networks-on-Chips: Theory and Practice facilitates this process, detailing the NoC paradigm and its benefits in separating IP design and functionality from chip communication requirements and interfacing. It starts with an analysis of 3-D NoC architectures and progresses to a discussion of NoC resource allocation, processor traffic modeling, and formal verification, with an examination of protocols at different layers of abstraction. An exploration of design methodologies, CAD tool development, and system testing, as well as communication protocol, the text highlights important emerging research issues, such as Resource Allocation for Quality of Service (QoS) on-chip communication Testing, verification, and network design methodologies Architectures for interconnection, real-time monitoring, and security requirements Networks-on-Chip Protocols Presents a flexible MPSoC platform to easily implement multimedia applications and evaluate future video encoding standards This useful guide tackles power and energy issues in NoC-based designs, addressing the power constraints that currently limit the embedding of more processing elements on a single chip. It covers traffic modeling and discusses the details of traffic generators. Using unique case studies and examples, it covers theoretical and practical issues, guiding readers through every phase of system design.
Leggi di più Leggi di meno

Dettagli

Embedded Multi-Core Systems
2009
Hardback
389 p.
Testo in English
235 x 156 mm
680 gr.
9781420079784
Chiudi
Aggiunto

L'articolo è stato aggiunto al carrello

Chiudi

Aggiungi l'articolo in

Chiudi
Aggiunto

L’articolo è stato aggiunto alla lista dei desideri

Chiudi

Crea nuova lista

Chiudi

Chiudi

Siamo spiacenti si è verificato un errore imprevisto, la preghiamo di riprovare.

Chiudi

Verrai avvisato via email sulle novità di Nome Autore