Chiudi

Aggiungi l'articolo in

Chiudi
Aggiunto

L’articolo è stato aggiunto alla lista dei desideri

Chiudi

Crea nuova lista

Offerta imperdibile
Optimal VLSI Architectural Synthesis: Area, Performance and Testability - Catherine H. Gebotys,Mohamed I. Elmasry - cover
Optimal VLSI Architectural Synthesis: Area, Performance and Testability - Catherine H. Gebotys,Mohamed I. Elmasry - cover
Dati e Statistiche
Wishlist Salvato in 0 liste dei desideri
Optimal VLSI Architectural Synthesis: Area, Performance and Testability
Attualmente non disponibile
177,65 €
-6% 188,99 €
177,65 € 188,99 € -6%
Attualmente non disp.
Chiudi

Altre offerte vendute e spedite dai nostri venditori

Altri venditori
Prezzo e spese di spedizione
ibs
Spedizione Gratis
-6% 188,99 € 177,65 €
Altri venditori
Prezzo e spese di spedizione
ibs
Spedizione Gratis
-6% 188,99 € 177,65 €
Altri venditori
Prezzo e spese di spedizione
Chiudi
ibs
Chiudi

Tutti i formati ed edizioni

Chiudi
Optimal VLSI Architectural Synthesis: Area, Performance and Testability - Catherine H. Gebotys,Mohamed I. Elmasry - cover
Chiudi

Promo attive (0)

Descrizione


Although research in architectural synthesis has been conducted for over ten years it has had very little impact on industry. This in our view is due to the inability of current architectural synthesizers to provide area-delay competitive (or "optimal") architectures, that will support interfaces to analog, asynchronous, and other complex processes. They also fail to incorporate testability. The OASIC (optimal architectural synthesis with interface constraints) architectural synthesizer and the CATREE (computer aided trees) synthesizer demonstrate how these problems can be solved. Traditionally architectural synthesis is viewed as NP hard and there- fore most research has involved heuristics. OASIC demonstrates by using an IP approach (using polyhedral analysis), that most input algo- rithms can be synthesized very fast into globally optimal architectures. Since a mathematical model is used, complex interface constraints can easily be incorporated and solved. Research in test incorporation has in general been separate from syn- thesis research. This is due to the fact that traditional test research has been at the gate or lower level of design representation. Nevertheless as technologies scale down, and complexity of design scales up, the push for reducing testing times is increased. On way to deal with this is to incorporate test strategies early in the design process. The second half of this text examines an approach for integrating architectural synthesis with test incorporation. Research showed that test must be considered during synthesis to provide good architectural solutions which minimize Xlll area delay cost functions.
Leggi di più Leggi di meno

Dettagli

The Springer International Series in Engineering and Computer Science
1991
Hardback
289 p.
Testo in English
235 x 155 mm
1340 gr.
9780792392231
Chiudi
Aggiunto

L'articolo è stato aggiunto al carrello

Chiudi

Aggiungi l'articolo in

Chiudi
Aggiunto

L’articolo è stato aggiunto alla lista dei desideri

Chiudi

Crea nuova lista

Chiudi

Chiudi

Siamo spiacenti si è verificato un errore imprevisto, la preghiamo di riprovare.

Chiudi

Verrai avvisato via email sulle novità di Nome Autore